The ideal candidate has significant experience in industry, with good attitude who seeks new challenges and has good analytical and problem-solving skills.
You have excellent communication and presentation skills, demonstrated through technical publications, presentations, trainings, executive briefings, etc
You are meticulous about Power, Performance and Area while driving schedule and managing cost.
You are highly adept at collaboration among top-thinkers and engineers alike, ready to mentor and guide and help to elevate the knowledge and skills of the team around you.
KEY RESPONSIBILITIES :
- RTL to GDS2 flow
- Handling Floor-plan, Physical Implementation of Power-plan, Synthesis, Placement, CTS, , Routing, Extraction, Timing Closure (Tile level, Full chip), Physical Verification (DRC LVS), Crosstalk Analysis, EM / IR
- Working on full chip timing analysis setup and signoff of multi-corner multi-voltage designs.; Hierarchical timing analysis and convergence at block, section and full chip level.
- Engaging closely with Design teams to understand the design, constraints and convergence challenges and providing ECOs with a focus on PPA and TAT optimizations.
- Handling different PNR tools - Synopsys Fusion Compiler, Cadence Innovus, PrimeTime, StarRC, Mentor Graphics Calibre, Apache Redhawk
- Identify and implement opportunities for improving PPA
PREFERRED EXPERIENCE :
16+ years of professional experience in physical design, full chip timing and preferably with high performance designs.Experience in areas of Timing analysis, timing convergence, SI / Noise analysis, Signoff quality (PVT, process variation effects, guardbanding, etc), Timing ECOs, PV / Noise modelling, .libs, is a must.Experience in automated synthesis and timing driven place and route of RTL blocks for high speed datapath and control logic applications.Experience in automated design flows for clock tree synthesis, clock and power gating techniques, scan stitching, design optimization for improved timing / power / area, and design cycle time reduction.Experience in floorplanning, establishing design methodology, IP integration, checks for logic equivalence, physical / timing / electrical quality, and final signoff for large IP deliveryStrong experience with tools for logic synthesis, place and route, timing analysis, and design checks for physical and electrical quality, familiarity with tools for schematics, layout, and circuit / logic simulationVersatility with scripts to automate design flow. Proficiency in scripting language, such as, Perl and Tcl.Strong communication skills, ab ility to multi-task across projects, and work with geographically spread out teamsExperience in FinFET Dual Patterning nodes such as 16 / 14 / 10 / 7 / 5nm / 3nmExcellent physical design and timing background.Good understanding of computer organization / architecture is preferred.Strong analytical / problem solving skills and pronounced attention to details.Skills Required
Physical Design, Timing Closure, Perl, Soc, Physical Verification, Simulation, Apache