Talent.com
This job offer is not available in your country.
Verification Lead Engineer

Verification Lead Engineer

Advanced Micro Devices, Incbangalore, India
1 day ago
Job description

WHAT YOU DO AT AMD CHANGES EVERYTHING We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences – the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our mission is the AMD culture. We push the limits of innovation to solve the world’s most important challenges. We strive for execution excellence while being direct, humble, collaborative, and inclusive of diverse perspectives. AMD together we advance_ Design verification engineer Lead THE ROLE : This is a ASIC Hardware and Firmware Co-Verification Engineering role with the Security IP Team (SECIP). The primary focus of this role is to Lead the team responsible for Hardware / Firmware co-verification of various embedded micro-processor subsystems and the associated hardware accelerators in leading edge SOC’s. The preferred candidate will also have proven experience in Firmware development and the ability to contribute to Firmware development initiatives. These IP subsystems provide high performance functions to the respective SoC, such as security policy management, cryptography, data compression, high throughput DMA, etc. THE PERSON : You will have strong analytical / problem solving skills, high attention to detail, and motivation to independently drive tasks to completion. You will also have professional interpersonal and communication skills. If this sounds like a role you are interested in, we welcome you to apply! KEY RESPONSIBILITIES : Development and verification of embedded firmware for SOC secure boot and embedded microprocessor driven hardware acceleration services for cryptography, decompression and large scale DMA functions. Hardware / Firmware co-verification in UVM System Verilog and C-DPI structured testbench. Hardware / Firmware co-verification in FPGA hardware prototype platform. Develop and maintain subsystem verification architecture, testbench, test methodology for Embedded CPU and subcomponent IPs with AXI / AHB busses and HW accelerators such as Cryptography, Data Compression, DMA, etc. Participate in subsystem specification, influence IP micro-architecture development (HW and FW co-design and verification aspect), develop and verify abstracted performance model Create abstracted FW and HW performance models Develop critical target code to collect IP performance key parameters Explore subsystem architecture performance trade-off for FW and HW optimization Develop and execute subsystem and block level test plans Develop FW / HW co-verification methodology Develop UVC and System Response models Develop and debug UVM and C-DPI test cases with integrated FW Improve verification metrics Further develop subsystem and block level testbenches using UVM randomized test methodology and C-DPI directed test methodology. Develop and maintain subsystem level integration scripts Develop and maintain subsystem testbench build and test run scripts Drive to verification metrics closure Interface with SoC integration and SoC DV teams Define and develop IP level DV API to support SoC level DV effort Develop and maintain IP build and delivery infrastructure to support SoC level integration of SMU IPs. Support SoC level IP emulation, silicon bring-up and debugging effort PREFERRED EXPERIENCE : ASIC FW and HW design and verification experience with 12 Years Proficient in C, C++, Assembly, Verilog, System Verilog, and several scripting languages (Make, Perl, Python, etc.) Excellent knowledge about UVM methodology and C-DPI methodology Excellent knowledge about standard bus / interface protocols (i.e. AXI, AHB, AMBA) Excellent experience with firmware design on commercial microprocessors Excellent experience with microprocessor tool chain, compiler, assembler, debugger Excellent experience with ASIC verification tools, simulation, linting, power aware simulation, etc. ACADEMIC CREDENTIALS : Major in Electrical or Computer Engineering. B.Eng or Master’s or PhD Degree preferred. LOCATION : Bangalore #LI-SR5 Benefits offered are described : AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and / or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.Design verification engineer Lead THE ROLE : This is a ASIC Hardware and Firmware Co-Verification Engineering role with the Security IP Team (SECIP). The primary focus of this role is to Lead the team responsible for Hardware / Firmware co-verification of various embedded micro-processor subsystems and the associated hardware accelerators in leading edge SOC’s. The preferred candidate will also have proven experience in Firmware development and the ability to contribute to Firmware development initiatives. These IP subsystems provide high performance functions to the respective SoC, such as security policy management, cryptography, data compression, high throughput DMA, etc. THE PERSON : You will have strong analytical / problem solving skills, high attention to detail, and motivation to independently drive tasks to completion. You will also have professional interpersonal and communication skills. If this sounds like a role you are interested in, we welcome you to apply! KEY RESPONSIBILITIES : Development and verification of embedded firmware for SOC secure boot and embedded microprocessor driven hardware acceleration services for cryptography, decompression and large scale DMA functions. Hardware / Firmware co-verification in UVM System Verilog and C-DPI structured testbench. Hardware / Firmware co-verification in FPGA hardware prototype platform. Develop and maintain subsystem verification architecture, testbench, test methodology for Embedded CPU and subcomponent IPs with AXI / AHB busses and HW accelerators such as Cryptography, Data Compression, DMA, etc. Participate in subsystem specification, influence IP micro-architecture development (HW and FW co-design and verification aspect), develop and verify abstracted performance model Create abstracted FW and HW performance models Develop critical target code to collect IP performance key parameters Explore subsystem architecture performance trade-off for FW and HW optimization Develop and execute subsystem and block level test plans Develop FW / HW co-verification methodology Develop UVC and System Response models Develop and debug UVM and C-DPI test cases with integrated FW Improve verification metrics Further develop subsystem and block level testbenches using UVM randomized test methodology and C-DPI directed test methodology. Develop and maintain subsystem level integration scripts Develop and maintain subsystem testbench build and test run scripts Drive to verification metrics closure Interface with SoC integration and SoC DV teams Define and develop IP level DV API to support SoC level DV effort Develop and maintain IP build and delivery infrastructure to support SoC level integration of SMU IPs. Support SoC level IP emulation, silicon bring-up and debugging effort PREFERRED EXPERIENCE : ASIC FW and HW design and verification experience with 12 Years Proficient in C, C++, Assembly, Verilog, System Verilog, and several scripting languages (Make, Perl, Python, etc.) Excellent knowledge about UVM methodology and C-DPI methodology Excellent knowledge about standard bus / interface protocols (i.e. AXI, AHB, AMBA) Excellent experience with firmware design on commercial microprocessors Excellent experience with microprocessor tool chain, compiler, assembler, debugger Excellent experience with ASIC verification tools, simulation, linting, power aware simulation, etc. ACADEMIC CREDENTIALS : Major in Electrical or Computer Engineering. B.Eng or Master’s or PhD Degree preferred. LOCATION : Bangalore #LI-SR5

Benefits offered are described : AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and / or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

Create a job alert for this search

Verification Engineer • bangalore, India

Related jobs
  • Promoted
Design Verification lead

Design Verification lead

eInfochips (An Arrow Company)Bengaluru, Karnataka, India
Lead Verification Engineer – Work from Office Only.Pune / Bangalore / Ahmedabad / Noida / Chennai.Years (Relevant ASIC / SoC Verification). With over 500+ product designs and customers across the glob...Show moreLast updated: 28 days ago
  • Promoted
AMS Verification Lead

AMS Verification Lead

Texas InstrumentsBengaluru, Karnataka, India
The Brushed and Stepper (BSM) Motor drives business product line is part of Motor Drive products group in ASC.BSM products are a key focus area for R&D and product development for TI.Precise Signal...Show moreLast updated: 30+ days ago
  • Promoted
ASIC Verification Lead

ASIC Verification Lead

eInfochips (An Arrow Company)hosur, tamil nadu, in
Job Locations : Bangalore / Hyderabad / Ahmedabad / Chennai (WORK FROM OFFICE ONLY).NO WORK FROM HOME OR REMOTE WORK).Best In Class Employee Welfare Practices. Cutting Edge, Full Chip ODC Projects.Higher ...Show moreLast updated: 9 days ago
  • Promoted
AMS Verification Engineer / Lead

AMS Verification Engineer / Lead

eInfochips (An Arrow Company)Bengaluru, IN
Minimum 6 years relevant experience is required.Bangalore, Hyderabad, Noida, Chennai, Ahmedabad, Pune.Min 6 Years of overall experience in ASIC Verification. Should have worked on AMS Verification f...Show moreLast updated: 30+ days ago
  • Promoted
Design Verification Lead

Design Verification Lead

ACL DigitalBengaluru, Karnataka, India
Looking for Lead Design Verification Engineers.Location : Bangalore and Hyderabad.Years of experience in Design verification. Grounds up verification environment development using SV / UVM is a must....Show moreLast updated: 30+ days ago
  • Promoted
AMS Verification Engineer

AMS Verification Engineer

eInfochips (An Arrow Company)Bengaluru, Karnataka, India
Position : AMS Verification Engineers Experience : 5+ Years Location : Bangalore, Hyderabad, Ahmedabad, Noida Key Responsibilities : Lead the planning, development, and execution of AMS verification s...Show moreLast updated: 30+ days ago
  • Promoted
ARM Design Verification Lead

ARM Design Verification Lead

L&T Technology Serviceshosur, tamil nadu, in
You should be a verification engineer with a knowledge of SoC integration verification, SoC scenario verification, SoC performance verification, CHI / PCIe / CXL, DDRx / LPDDRx integration verification i...Show moreLast updated: 30+ days ago
  • Promoted
Senior MLOps Engineer

Senior MLOps Engineer

Mitchell Martin Inc.hosur, tamil nadu, in
Include, but are not limited to, the following : .Own productionizing models—from tracked experiments to governed releases—ensuring resilient services with clear SLOs, runbooks, and fast, safe rollba...Show moreLast updated: 22 days ago
  • Promoted
RTL Design Verification Engineer

RTL Design Verification Engineer

ACL DigitalBengaluru, Karnataka, India
Verification of SOC RTL (This is a DV Req) : FW-HW co-verification at SOC level, good understanding of SOC boot flow, integration level verification. Development and verification of post-si validati...Show moreLast updated: 30+ days ago
  • Promoted
Senior DFX Verification Engineer

Senior DFX Verification Engineer

ACL Digitalbangalore, karnataka, in
Notice Period : Immediate to 30 days preferred.Collaborate with IP and integration teams to understand DFT requirements, focusing on concepts like Scan and BIST, as well as JTAG Debuggers.Work along...Show moreLast updated: 30+ days ago
  • Promoted
Hardware RTL Verification engineer

Hardware RTL Verification engineer

QpiAIBengaluru, Karnataka, India
At QpiAI, we are leading the effort to discover optimal AI and Quantum systems in Life sciences, Healthcare, Transportation, Finance, Industrial, and Space technologies. QpiAI is building a full sta...Show moreLast updated: 30+ days ago
  • Promoted
Validation Lead

Validation Lead

Compliance Group Inchosur, tamil nadu, in
We are looking for Validation Lead for Compliance Group Inc.High preference to short notice period.Develop and implement validation strategies and processes to ensure the quality and reliability of...Show moreLast updated: 30+ days ago
  • Promoted
Senior Physical Verification Lead Engineer

Senior Physical Verification Lead Engineer

ACL DigitalBengaluru, Karnataka, India
BE / BTECH / MTECH in EE / ECE with proven experience in ASIC Physical Design.Detailed knowledge of EDA tools and flows for power, Ansys Redhawk / Cadence Voltus experience is must.Well versed with the po...Show moreLast updated: 30+ days ago
  • Promoted
AMS Verification Engineer

AMS Verification Engineer

Mirafra TechnologiesBengaluru, Karnataka, India
Good fundamentals in analog and mixed signal circuit concepts and topologies.Experience working with mixed signal verification environment, simulation, and regression tools such as Cadence Virutuos...Show moreLast updated: 30+ days ago
  • Promoted
NOC / IP-Design Verification Lead Engineer

NOC / IP-Design Verification Lead Engineer

ACL DigitalBangalore Urban, Karnataka, India
Develop UVM-based verification environments for NoC / IP blocks such as FlexNoC, GNOC, or custom NoC fabrics.Define and implement test plans, coverage models, scoreboards, monitors, and checkers for ...Show moreLast updated: 30+ days ago
  • Promoted
Quality Assurance Engineer

Quality Assurance Engineer

TRDFIN Support Services Pvt Ltdhosur, tamil nadu, in
We are building a modern, scalable web platform using a headless CMS architecture powered by Drupal (backend) and Next.To ensure the platform’s quality, performance, and reliability, we are looking...Show moreLast updated: 2 days ago
  • Promoted
Cerebry — GenAI Implementation Engineer (AI Growth Lead)

Cerebry — GenAI Implementation Engineer (AI Growth Lead)

Cerebryhosur, tamil nadu, in
Transform Cerebry Research designs into.Architect, code, evaluate, and package GenAI services that power Cerebry end-to-end. Why this is exciting (Ownership-Forward).Initial grants are designed for ...Show moreLast updated: 9 days ago
  • Promoted
Verification Lead Design Engineer

Verification Lead Design Engineer

Cadence System Design and AnalysisBengaluru, Karnataka, India
BE / BTech / ME / MTech - Electrical / Electronics / VLSI with an experience as a design and verification engineer.Design Verification experience with SV / UVM. Strong background on functional verification ...Show moreLast updated: 30+ days ago
  • Promoted
Lead Engineer

Lead Engineer

HCLTechhosur, tamil nadu, in
Architect efficient and reusable front-end systems to support complex interactions within Meta HW infrastructure.Develop full-stack web applications for internal infrastructure tooling using techno...Show moreLast updated: 2 days ago
  • Promoted
Design Verification Lead / Engineer

Design Verification Lead / Engineer

SiliconAuto IndiaBengaluru, Karnataka, India
This role will oversee architecture of a verification environment from scratch.The role involves creating test plans and implementing a top-down DV flow in collaboration with the design and archite...Show moreLast updated: 30+ days ago