Job Title : Senior Engineer, Package Design
Location : Bengaluru , India
Type : Full-Time Direct Hire
The client is seeking a Senior Engineer, Package Design to work from our Bengaluru, India office.
Responsibilities
The Package substrate design focuses on signal and power integrities analyses as well as routing analyses. You will be reporting to the Director of Package Design (USA) and working very closely with the Package design team in our parent company’s headquarters in Japan and Marketing and Engineering teams located in our Milpitas office during the pre / post sales process.
This position requires a broad knowledge of package technology and design. Successful candidates will have a deep understanding and experience in the following areas : high performance build-up substrates, flip chip assembly or 2.5D packaging. Knowledge and experience in extracting / simulating package designs for Signal and Power integrities using tools such as HFSS, and / or ADS tools.
Education
- Bachelor’s degree in Electrical Engineering, or other semiconductor packaging related discipline
- MS is preferred
- Required Experience and Skills
- 8 to 10 years of experience in semiconductor packaging design, modeling, extraction, and simulations
- Record of success in cross-functional team environment
- Good experience with Signal and power integrity tools for package level modeling / extraction / simulation
- Ability to work with Package Layout engineers.
- Strong presentation and communication skills
Preferred Experience and Skills
Hands on package design; high-speed Signal integrity and Power integrity and package decoupling caps optimizations, combined package and PCB Signal integrity and Power integrity Characterizations, impedance verification, high frequency s-parameters extraction, Hspice model, package Hspice and RLC model extraction and designsHands on high-speed package and PCB design for : high-speed Serdes 112 Gbps, PCIeX5 and 6, LPDDR4,5, Ethernet 25 GBps, power aware SI / PI analysis, up to 40 GHZ s-parameters extraction and verificationPackaging+PCB high-speed interconnections timing analyses, eye-diagram and jitter budgeting calculation following the LPDDR JEDEC spec, or other highs-speed frequency domain s-parameters extraction following the base Spec of high-speed interconnectHands on PCB design; SI, PI analyses, decoupling caps optimizations, SI and PI Characterization and extractions, impedance verification, s-parameters verifications with lab measurements, Hspice model, PCB RLC model extraction and designsPackaging routing analyst, trace impedance analyses and package layout bump to ball analysesPackage material characterization frequency dependent model; skin effects, smoothness, roughness, dielectric loss and dielectric constantPCB material characterization frequency dependent; routing degree of freedomTime domain analyses and jitter budgeting for PCIe2 / 3 / 4 / 5, Serdes 112 GBps, Ethernet 25 Gbps, LPDDR4 / 5X MIPI, high-speed frequency signalingTime domain analyses and budgeting model for LPDDR 3 / 4 / 5, LPDDRX 3 / 4 / 5 / 6Bathtub curve and BER analyses of high speed signalingDDR frequency and time domains model and jitter analyses and path findings to improve package and PCB layout and improve high-speed interconnectionsClk jitter analysis, routing, clk tree analysesSimulating multi-physics electro-thermal analysisCollateral packaging manufacturing and assembly rulesChip and package Reliability analysesDie+Pkg+pcb PDN model time and frequency, Impedance profile, AC droop, DC drop DC, etc.IR drop, and CPM (chip power model) die model using Redhawk and other tollsCore PI : simulation capability, tool / flow and past experience on measurement capability, lab tool set up.