Position Overview
We are seeking a highly skilled and experienced Design Verification Engineer with over 6 years of experience, specifically in UCIe IP and Subsystem verification, to join our innovative team. The ideal candidate will have a strong background in verification methodologies, System Verilog programming skills, excellent problem-solving skills, and the ability to work collaboratively in a fast-paced environment.
Key Responsibilities :
Develop and execute verification plans for UCIe interfaces and chiplet interconnect IPs / subsystems.
Create and maintain testbenches (System Verilog / UVM or equivalent) for Subsystem and System-level verification testbenches.
Perform functional verification of RTL designs, including simulation, debugging, and coverage analysis.
Collaborate with design engineers to understand design specifications and requirements for IP and Subsystems.
Identify and resolve design and verification issues, ensuring high-quality and robust designs.
Integrate UCIe IP into Subsystem / SoC-level environments and verify correct operation in representative use cases.
Participate in design and verification reviews, providing technical expertise and insights.
Mentor junior verification engineers and provide technical guidance.
Qualifications :
Bachelor’s or Master’s in electrical / Electronic Engineering, Computer Engineering, or a related field.
6+ years of experience in design verification, with a focus on UCIe IP / Subsystem verification (Knowledge of PCIe / CXL protocol is a plus).
Proficiency in verification languages and methodologies, such as System Verilog, UVM, and other industry-standard tools.
Strong understanding of digital design concepts, simulation, and chiplet-based systems / architectures.
Experience with scripting languages (e.G., Python, Perl, Tcl) for automation and tool integration.
Excellent problem-solving skills, strong communication and teamwork skills, with the ability to work effectively in a collaborative environment.
Proven track record of successfully verifying complex IP blocks and subsystems.
Design Verification Engineer • Bengaluru, Republic Of India, IN