About the job
If you are looking to join an ingenious, vigorous & ambitious team that consistently delivers groundbreaking technologies into the custom mobile electronics world, here is an opportunity for you!
The Custom product business is delivering industry leading custom IC system solutions including display and touch power products, camera PMICs, charger power products, power switches / muxes, Laser drivers, High speed communication interfaces. Our solutions integrate signal chain and power components, that enable TI customers to differentiate their next-gen products in the personal electronics domain. This is a great opportunity to be part of the best custom semiconductor team in the world.
What will you be doing in this role? (Responsibilities)
- Be a key team member from product definition till release to market, working closely with all functions (e.g. systems, analog design, verification, test, applications).
- Define or enhance the micro-architecture for digital blocks / top and designing them along with rest of the team.
- RTL development and verification (RTL and Gate level).
- Collaborate with analog designers on mixed-signal and DSP blocks and interfaces.
- Work closely with verification team to build the full-chip verification plan, tests. Support functional debugs and RCAs.
- Support silicon validation activities, test program development and the customer engagement and silicon / application debug needs.
- Drive architectural optimization for area, power and performance improvements for a given node.
- Address performance bottlenecks through micro-architecture.
What do we expect from you? (Mini Qualifications)
Hands on front-end design experience of complex multi clock domain blocks.Ability to convert high level system requirements / changes into micro-architectural changes and then into RTLAbility to extract the functionality / micro-architecture of existing design even with sparse legacy documentationFamiliarity with verification environments to be able to actively participate in functional debugsGood knowledge on static timing analysis and constraints debugging.Understand and own in detail the functional specifications of the IPs / SoCEnsure that design-for-test (DFT) standards are addressed by designParticipate in and conduct design reviews. Create the necessary design documentationAbility to take initiatives and drive the results working with team members across time-zonesHandling & owning design deliverables and scheduleBachelors / Masters in Electrical / Electronics EngineeringPreferred Skills / Experience
2-5years of relevant experienceExcellent RTL design (Verilog) skill including Lint, Simulation, Debug, Synthesis and LEC (preferably Cadence toolchain).Experience in identifying and implementing complex ECO in netlist.Experience in writing and debugging timing constraints at IP / SoC levelExperience in silicon functional debug / RCA to map bugs to RTL. Familiarity with Si-bringup & Bench testingExperience in FPGA prototyping of full / parts of system would be a plus.Experience in digital signal processing and Matlab modeling would be a plus.