Talent.com
This job offer is not available in your country.
IP Verification - DFX

IP Verification - DFX

Advanced Micro Devices, Incbangalore, India
12 hours ago
Job description

WHAT YOU DO AT AMD CHANGES EVERYTHING We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences – the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our mission is the AMD culture. We push the limits of innovation to solve the world’s most important challenges. We strive for execution excellence while being direct, humble, collaborative, and inclusive of diverse perspectives. AMD together we advance_ MTS SILICON DESIGN ENGINEER ABOUT THE DEPARTMENT Central DFX (CDFX) is a centralized ASIC design group within AMD’s Technology and Engineering organization. CDFX has a global footprint with design teams located in several AMD offices in North America and Asia. Our mandate is to optimize and standardize design methodology, design and implementation of critical Design-for-Test (DFT) and Design-for-Debug (DFD) features for high performance, adaptive compute products for data center, embedded, gaming and PC markets. It is also responsible for DFX design methodology and CAD automation tools development to support the global DFX engineering teams across AMD. THE ROLE We are seeking an experienced design verification engineer with hands on experience on architecting and developing efficient, scalable UVM based test-bench, test-bench components, test-planning and execution of testplan, coverage development and closure. Candidate should have working experience with global teams spread across different geography and time-zones. KEY RESPONSIBILITIES : ASIC design verification experience 6 to 10 years. IP level test plan creation and development of testbench, test-bench components, including functional coverage for Debug IP designs. Developing scalable verification components, random-constrained stimulus, and debugging regression failures. DV coverage analysis Provide technical guidance and innovative ideas to improve quality, processes, and productivity Understanding the existing test bench setup and look for opportunities to improve the existing test bench. Adhering to coding guideline practices, develop and implement code review process. Technical support to SOC teams (internal customers) on Debug IP deliverables and tape out readiness signoff Collaborate with global design verification teams and drive effectively the execution of the verification plans. Lead a small team with technical expertise. Your commitment to innovating as a team demonstrated through excellent communication, knowledge of proper documentation techniques, and independently driving tasks to completion. PREFERRED EXPERIENCE : Strong understanding the design and verification life cycle. Hands on verification experience with C / C++ / SystemVerilog / UVM testbench development. Hands on experience with coverage planning, coding and coverage closure. Experience with IP verification and AMBA bus protocols. Experience in clocking, reset, power-up sequences and power management verification. Knowledge of microprocessor design-for-debug (DFD) logic will be a plus. Understanding of low power design verification techniques is a plus. ACADEMIC CREDENTIALS : Bachelors or Masters degree in computer engineering / Electrical / Electronics Engineering #LI-RR1 #LI-Hybrid Benefits offered are described : AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and / or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.MTS SILICON DESIGN ENGINEER ABOUT THE DEPARTMENT Central DFX (CDFX) is a centralized ASIC design group within AMD’s Technology and Engineering organization. CDFX has a global footprint with design teams located in several AMD offices in North America and Asia. Our mandate is to optimize and standardize design methodology, design and implementation of critical Design-for-Test (DFT) and Design-for-Debug (DFD) features for high performance, adaptive compute products for data center, embedded, gaming and PC markets. It is also responsible for DFX design methodology and CAD automation tools development to support the global DFX engineering teams across AMD. THE ROLE We are seeking an experienced design verification engineer with hands on experience on architecting and developing efficient, scalable UVM based test-bench, test-bench components, test-planning and execution of testplan, coverage development and closure. Candidate should have working experience with global teams spread across different geography and time-zones. KEY RESPONSIBILITIES : ASIC design verification experience 6 to 10 years. IP level test plan creation and development of testbench, test-bench components, including functional coverage for Debug IP designs. Developing scalable verification components, random-constrained stimulus, and debugging regression failures. DV coverage analysis Provide technical guidance and innovative ideas to improve quality, processes, and productivity Understanding the existing test bench setup and look for opportunities to improve the existing test bench. Adhering to coding guideline practices, develop and implement code review process. Technical support to SOC teams (internal customers) on Debug IP deliverables and tape out readiness signoff Collaborate with global design verification teams and drive effectively the execution of the verification plans. Lead a small team with technical expertise. Your commitment to innovating as a team demonstrated through excellent communication, knowledge of proper documentation techniques, and independently driving tasks to completion. PREFERRED EXPERIENCE : Strong understanding the design and verification life cycle. Hands on verification experience with C / C++ / SystemVerilog / UVM testbench development. Hands on experience with coverage planning, coding and coverage closure. Experience with IP verification and AMBA bus protocols. Experience in clocking, reset, power-up sequences and power management verification. Knowledge of microprocessor design-for-debug (DFD) logic will be a plus. Understanding of low power design verification techniques is a plus. ACADEMIC CREDENTIALS : Bachelors or Masters degree in computer engineering / Electrical / Electronics Engineering #LI-RR1 #LI-Hybrid

Benefits offered are described : AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and / or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

Create a job alert for this search

Verification Verification • bangalore, India

Related jobs
  • Promoted
  • New!
SMTS SOC IP Verification Engineer

SMTS SOC IP Verification Engineer

Advanced Micro Devices, Incbangalore, India
WHAT YOU DO AT AMD CHANGES EVERYTHING We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that ...Show moreLast updated: 12 hours ago
  • Promoted
NoC Verification Engineer

NoC Verification Engineer

ACL DigitalBengaluru, Karnataka, India
Develop UVM-based verification environments for NoC / IP blocks such as FlexNoC, GNOC, or custom NoC fabrics.Define and implement test plans, coverage models, scoreboards, monitors, and checkers for ...Show moreLast updated: 30+ days ago
  • Promoted
Softpath Technologies - DFT Verification Engineer

Softpath Technologies - DFT Verification Engineer

SOFTPATH TECH SOLUTIONS PVT LTDBangalore
Role : DFT Verification Engineer (DDR IP / Subsystem) Location : Bangalore (Only Local Candidates) Experience : 4 to 9 Years< / b...Show moreLast updated: 30+ days ago
  • Promoted
Design Verification Lead

Design Verification Lead

ACL DigitalBengaluru, Karnataka, India
Looking for Lead Design Verification Engineers.Location : Bangalore and Hyderabad.Years of experience in Design verification. Grounds up verification environment development using SV / UVM is a must....Show moreLast updated: 30+ days ago
  • Promoted
Design Verification Engineer (Ethernet 4+years)

Design Verification Engineer (Ethernet 4+years)

ACL DigitalBangalore Urban, Karnataka, India
Lead the verification of Ethernet MAC (Media Access Controller) and PHY (Physical Layer) designs, ensuring compliance with Ethernet protocol standards, including 10 / 100 / 1000 Mbps, 1GbE, 10GbE, 100G...Show moreLast updated: 30+ days ago
  • Promoted
GFX IP Verification Engineer

GFX IP Verification Engineer

ACL DigitalBengaluru, Karnataka, India
Ramp up on the GFx IP and the verification infrastructure.Debug C++ based testcases using logs and waveforms.Regression debug and root cause, raise JIRAs and verify the fixes.Debug and fix the PSS ...Show moreLast updated: 30+ days ago
  • Promoted
IP Verification Engineer

IP Verification Engineer

ACL DigitalBengaluru, Karnataka, India
IP Verification Engineer – UVM verification.Job Description : System Verilog based UVM Functional verification, Behavioral modelling of functional blocks. System level performance verification, traffi...Show moreLast updated: 30+ days ago
  • Promoted
Senior DFX Verification Engineer

Senior DFX Verification Engineer

ACL DigitalBengaluru, Karnataka, India
Notice Period : Immediate to 30 days preferred.Collaborate with IP and integration teams to understand DFT requirements, focusing on concepts like Scan and BIST, as well as JTAG Debuggers.Work along...Show moreLast updated: 30+ days ago
  • Promoted
  • New!
GFX Verification Lead

GFX Verification Lead

Advanced Micro Devices, Incbangalore, India
WHAT YOU DO AT AMD CHANGES EVERYTHING We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that ...Show moreLast updated: 12 hours ago
  • Promoted
NOC / IP-Design Verification Lead Engineer

NOC / IP-Design Verification Lead Engineer

ACL DigitalBangalore Urban, Karnataka, India
Develop UVM-based verification environments for NoC / IP blocks such as FlexNoC, GNOC, or custom NoC fabrics.Define and implement test plans, coverage models, scoreboards, monitors, and checkers for ...Show moreLast updated: 30+ days ago
  • Promoted
Design Verification Engineer

Design Verification Engineer

ACL DigitalBengaluru, IN
ACL Digital Hiring for the below requirement.Hands-on experiences on SV / UVM / Specman.Familiarity with formal-based verification. Running regression and debugging failures independently.Experience in ...Show moreLast updated: 30+ days ago
  • Promoted
Tenstorrent - Staff / Senior Staff IP Design Verification Engineer - UVM / System Verilog

Tenstorrent - Staff / Senior Staff IP Design Verification Engineer - UVM / System Verilog

TenstorrentBangalore
RISC-V System IP Design Verification Engineer Location : Bangalore (Hybrid) Experience Level : 7- 15 years&...Show moreLast updated: 30+ days ago
  • Promoted
  • New!
IP Verification Lead

IP Verification Lead

Advanced Micro Devices, Incbangalore, India
WHAT YOU DO AT AMD CHANGES EVERYTHING We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that ...Show moreLast updated: 12 hours ago
  • Promoted
  • New!
IP Design Verification Lead

IP Design Verification Lead

Advanced Micro Devices, Incbangalore, India
WHAT YOU DO AT AMD CHANGES EVERYTHING We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that ...Show moreLast updated: 12 hours ago
  • Promoted
Senior Verification Engineer

Senior Verification Engineer

ACL DigitalBengaluru, India
Must have good knowledge on the verification flows.Excellent hands-on debug skills and problem solving attitude.Experience of working in complex test-bench / model in Verilog , System Verilog or...Show moreLast updated: 30+ days ago
  • Promoted
  • New!
IP Verification Technical Lead

IP Verification Technical Lead

Advanced Micro Devices, Incbangalore, India
WHAT YOU DO AT AMD CHANGES EVERYTHING We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that ...Show moreLast updated: 12 hours ago
  • Promoted
  • New!
GFX Verification Technical Lead

GFX Verification Technical Lead

Advanced Micro Devices, Incbangalore, India
WHAT YOU DO AT AMD CHANGES EVERYTHING We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that ...Show moreLast updated: 12 hours ago
  • Promoted
  • New!
Senior IP Verification Engineer

Senior IP Verification Engineer

Advanced Micro Devices, Incbangalore, India
WHAT YOU DO AT AMD CHANGES EVERYTHING We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that ...Show moreLast updated: 12 hours ago