If you have an experience developing RTL for IP or subsystems and understand architectural specifications, this role is for you. You will be responsible for IP and subsystem design, integrating multiple IPs, performing quality checks and working collaboratively with the IP / SoC team.
Key Responsibilities :
- Design of IP and subsystems with integration of AMD and other 3rd party IPs
- Perform quality checks (lint, CDC, and power rule checks) of power-gated digital designs
- Work collaboratively with other members of the IP team to support design verification, implementation (synthesis, constraints, static timing analysis), and delivery to SOC
- Work in partnership with SOC teams to support the IP at SOC level, including connectivity, DFT, verification, physical design, firmware, and post-silicon bring-up
- Lead a subsystem development team of 4 to 5 members.
Preferred Experience :
5-7 years full-time experience in IP hardware designProficiency in verilog / system verilog RTL logic design of high-speed, multi-clock digital designsVerilog lint tools (Spyglass) and verilog simulation tools (VCS)Clock domain crossing (CDC) toolsDetailed understanding of SoC design flowsUnderstanding of IP / SS / SoC Power Management(PM) techniques Power Gating, Clock GatingExperience with embedded processors and data fabric architectures (NoC)Outstanding interaction skills while communicating both written and verballyAbility to work with multi-level functional teams across various geographiesOutstanding problem-solving and analytical skillsSkills Required
Physical Design, Dft, Verilog, Soc, System Verilog, RTL, Firmware