Talent.com
Senior Analog Director- PCIe-Gen7, UCIe
Senior Analog Director- PCIe-Gen7, UCIeMulya Technologies • Greater Bengaluru Area, India
Senior Analog Director- PCIe-Gen7, UCIe

Senior Analog Director- PCIe-Gen7, UCIe

Mulya Technologies • Greater Bengaluru Area, India
4 days ago
Job description

Technology Expert, PCIe 7.0 & UCIe ( Senior Director level / Director )

www.omnidesigntech.com

Location : Bengaluru / Hyderabad

www.omnidesigntech.com

Location- Bangalore

About Omni Design Technologies

Omni Design Technologies is a leading provider of high-performance, ultra-low power IP cores, from 28nm down through advanced FinFET nodes, which enable differentiated system-on-chip (SoC), in applications ranging from 5G, wireline and optical communications, LiDAR, radar, automotive networking, AI, image sensors, and the internet-of-things (IoT).

Our data converter (ADC and DAC) IP cores range from 6-bit to 14-bit resolution and from a few MSPS to more than 100 GSPS sampling rates. Omni Design, founded in 2015 by semiconductor industry veterans, has an excellent track record of innovation and collaboration with customers to enable their success. The company is headquartered in Milpitas, California with additional design centers in Fort Collins-Colorado, Bangalore-India, Hyderabad-India, Dublin-Ireland, Boston-Massachusetts.

Job Summary : Principal SerDes Technology Expert

We are seeking a highly motivated and experienced Principal SerDes Technology Expert to lead the development of next-generation connectivity solutions. Your journey will begin by spearheading the design and optimization of high-performance Active Electrical Cables (AECs), enhancing electrical integrity and signal quality across demanding link budgets. Building on this foundation, you will architect and implement SerDes technology tailored for PCIe 7.0, tackling challenges such as lane equalization, jitter tolerance, and power efficiency. Finally, your work will expand into integrating cutting-edge optical interconnects and optocouplers, driving innovations in retimer technologies and hybrid signaling frameworks.

This role directly impacts the performance and reliability of AI and cloud infrastructure—empowering massive data throughput, energy-efficient links, and scalable system architectures.

Responsibilities :

  • Lead the architecture and design of high-speed SerDes for PCIe 7.0, targeting data rates of 128 GT / s and beyond.
  • Spearhead the development and integration of advanced optical interconnects and retimer solutions within our Smart Cable Modules™.
  • Define and specify the requirements for mixed-signal SerDes PHYs, including transmitter (TX), receiver (RX), and clock and data recovery (CDR) circuits.
  • Conduct in-depth analysis and simulation of high-speed channel performance, including signal integrity (SI) and power integrity (PI).
  • Collaborate with cross-functional teams, including hardware design, firmware, and system validation, to ensure successful product development and bring-up.
  • Stay at the forefront of industry standards and emerging technologies, particularly related to PCIe, CXL, and high-speed optical interconnects.
  • Mentor junior engineers and provide technical leadership across the organization.
  • Work closely with partners and vendors to evaluate and select key components.

Qualifications :

Required Qualifications :

  • Bachelor's degree in Electrical Engineering, Computer Engineering, or a related field.
  • 15-25 years years of experience in high-speed SerDes design and development.
  • Proven expertise in PCIe protocols, with direct experience in PCIe 4.0 / 5.0 / 6.0 design and a strong understanding of the upcoming PCIe 7.0 specification.
  • In-depth knowledge of mixed-signal design, including experience with PAM4 signaling, equalization techniques (e.g., FFE, DFE), and clocking architectures.
  • Hands-on experience with high-speed test and measurement equipment (e.g., oscilloscopes, BERTs, VNAs).
  • Strong understanding of signal integrity principles and experience with simulation tools (e.g., HSPICE, ADS, Ansys).
  • Preferred Qualifications :

  • Master's or Ph.D. in a relevant technical field.
  • Experience with the design and integration of optical interconnects, silicon photonics, or high-speed optoelectronics.
  • Familiarity with the design of retimers and their application in Active Electrical Cables.
  • Experience with high-level modeling of SerDes links using tools like MATLAB or Python.
  • Knowledge of other high-speed protocols such as Ethernet, CXL, or NVLink.
  • A track record of leading complex projects from concept to production.
  • Excellent communication and interpersonal skills.
  • We are seeking a highly skilled and experienced IP Design Engineer to join our team,

    focusing on the design, development, and validation of cutting-edge high-speed

    interface Intellectual Property (IP). The ideal candidate will have a strong background in

    complex digital and mixed-signal design, with a particular emphasis on interfaces such

    as UCIe, Die-to-Die (D2D), and various memory PHYs (DDR / LPDDR). Expertise in

    advanced clocking architectures including PLLs and DLLs is also essential.

    This role involves contributing to the full IP development lifecycle, from architectural

    definition and RTL design to silicon validation and post-silicon support, ensuring first-

    pass silicon success for critical products that enable next-generation data center

    interconnects.

    Key Responsibilities :

  • Design & Development : Architect, design, and implement high-speed interface
  • IPs, including UCIe, D2D, DDR, and LPDDR PHYs. Contribute to the development

    of high-speed SerDes IP transceivers supporting rates like 100G PAM4 (106.25

    Gbps), 50G PAM4 (53.125 Gbps), and 25G NRZ (26.5625 Gbps) for applications

    such as PCIe, Ethernet, and data center interconnects.

  • Clocking Design : Develop and optimize PLL (Phase-Locked Loop) and DLL (Delay-
  • Locked Loop) circuits for high-speed clock generation and synchronization,

    ensuring low jitter and high accuracy. This includes experience with

    Fractional / Spread-spectrum / Integer Frequency synthesizers, LC VCOs, Multi-

    Modulus Dividers, Charge Pumps, LPFs, LDO regulators, and BGRs.

  • IP Development Lifecycle : Participate in the complete IP design flow, including
  • architectural definition, specification development, RTL coding, synthesis, static

    timing analysis (STA), and collaborating on physical design activities (GDSII).

  • Verification & Validation : Work closely with verification teams to define test plans,
  • debug complex design issues, and lead pre-silicon and post-silicon validation

    efforts, including silicon bring-up and characterization

  • .2 Implement features for
  • deep in-cable diagnostics (e.g., eye metric readout, PRBS bit error rate, loopback

    modes), fleet management, and security for robust interconnect solutions.

  • Analog / Mixed-Signal Integration : Collaborate on the integration of analog and
  • mixed-signal blocks within the PHYs, addressing complex integration challenges

    and optimizing for performance, power, and area (PPA).

  • Documentation : Create comprehensive design specifications, integration
  • guidelines, and application notes for IP blocks.

  • Problem Solving : Debug and resolve complex design issues at various stages of
  • the development cycle, including silicon debugging and fault isolation.

  • Standards Compliance : Ensure IP designs comply with industry standards (e.g.,
  • JEDEC for DDR / LPDDR, QSFP-DD / OSFP mechanical and common management

    interface specifications) and customer requirements.

  • Performance Optimization : Focus on achieving low-latency data paths (
  • and optimizing for lower power consumption in high-speed interconnect

    solutions.

    Required Qualifications :

  • Bachelor's or Master's degree in Electrical Engineering, Electronics Engineering,
  • or a related field.3

  • 15-25 years of experience in digital, mixed-signal, or analog IP design within the
  • semiconductor industry. (Adjust X based on Senior / Principal level).

  • Proven experience with high-speed interface designs such as UCIe, D2D, DDR
  • PHY, or LPDDR PHY.

  • Demonstrated experience in the design and optimization of PLLs and / or DLLs,
  • including various types of frequency synthesizers and clock generation circuits.

  • Familiarity with the entire IP development flow from architectural concept to
  • silicon validation.

  • Strong understanding of signal integrity, power integrity, and layout considerations
  • for high-speed designs, especially for PAM4 and NRZ signaling over copper

    cables.

  • Proficiency with industry-standard EDA tools for design, simulation, and analysis.
  • Experience with deep diagnostic features, security implementations (firmware
  • security, unauthorized access prevention), and non-disruptive firmware updates

    for high-speed modules.

  • Excellent problem-solving skills and attention to detail.
  • Strong communication and collaboration skills to work effectively with cross-
  • functional teams.
  • Contact : Uday

    Mulya Technologies

    muday_bhaskar@yahoo.com

    "Mining The Knowledge Community"

    Create a job alert for this search

    Senior Director • Greater Bengaluru Area, India

    Related jobs
    Lead DV - GDP, CDP

    Lead DV - GDP, CDP

    Mulya Technologies • Greater Bengaluru Area, India
    Large Design Servicess Organization with more than 1000 employees.LOCATION : GREATER BENGALURU AREA.The role involves working across GDP (Graphics Data Path) and CDP (Core Data Path) subsystems, wit...Show more
    Last updated: 5 days ago • Promoted
    Senior SoC Director

    Senior SoC Director

    Mulya Technologies • Greater Bengaluru Area, India
    Senior SoC Director / Senior Principal Engineer.About Omni Design Technologies.Omni Design Technologies is a leading provider of high-performance, ultra-low power IP cores, from 28nm down through a...Show more
    Last updated: 5 days ago • Promoted
    Principal SerDes Analog Design

    Principal SerDes Analog Design

    Mulya Technologies • Greater Bengaluru Area, India
    Principal SerDes Analog Design.Milpitas / Austin / Bangalore / Fort Collins / Billerica.Omni Design Technologies is at the forefront of Wideband Signal Processing™ delivering high-performance, low-...Show more
    Last updated: 5 days ago • Promoted
    Lead DV- Integration :

    Lead DV- Integration :

    Mulya Technologies • Greater Bengaluru Area, India
    Large Design Servicess Organization with more than 1000 employees.LOCATION : GREATER BENGALURU AREA.The ideal candidate should have a strong background in RTL and DV integration within SoC environme...Show more
    Last updated: 5 days ago • Promoted
    DFT - Director

    DFT - Director

    Mulya Technologies • Greater Bengaluru Area, India
    Leading Semiconductor Services Organization.We are looking for DFT - Director responsible for DFT design-implementation-validation, MBIST / Scan / ATPG implementation, pattern generation, validation ...Show more
    Last updated: 5 days ago • Promoted
    Analog Circuit Design Technical Lead

    Analog Circuit Design Technical Lead

    Mulya Technologies • Greater Bengaluru Area, India
    Analog Circuit Design Technical Lead.Location : Greater Bengaluru Area.Our main business focuses on automotive microcontrollers and SoCs. The solutions cover a wide range, such as Edge-ECU to ADAS ap...Show more
    Last updated: 5 days ago • Promoted
    Senior Engineering Manager

    Senior Engineering Manager

    Rippling • Greater Bengaluru Area, India
    Rippling gives businesses one place to run HR, IT, and Finance.It brings together all of the workforce systems that are normally scattered across a company, like payroll, expenses, benefits, and co...Show more
    Last updated: 5 days ago • Promoted
    Senior Principal Engineer – Analog circuit Design

    Senior Principal Engineer – Analog circuit Design

    Mulya Technologies • Greater Bengaluru Area, India
    Senior Principal Engineer – Analog Design.We are a US based MNC with Market Cap of 10+Billion USD.With over many of semiconductor experience, we are a leading provider of high-performance products ...Show more
    Last updated: 3 days ago • Promoted
    Senior System Analyst

    Senior System Analyst

    Target • Greater Bengaluru Area, India
    As a Fortune 50 company with more than 400,000 team members worldwide, Target is an iconic brand and one of America's leading retailers. Joining Target means promoting a culture of mutual care and r...Show more
    Last updated: 5 days ago • Promoted
    Senior Serdes Lead Engineer

    Senior Serdes Lead Engineer

    Mulya Technologies • Greater Bengaluru Area, India
    About Omni Design Technologies.Omni Design Technologies is a leading provider of high-performance, ultra-low power IP cores, from 28nm down through advanced FinFET nodes, which enable differentiate...Show more
    Last updated: 5 days ago • Promoted
    Senior Analog Director- PCIe-Gen7, UCIe

    Senior Analog Director- PCIe-Gen7, UCIe

    Mulya Technologies • Greater Bengaluru Area, India
    UCIe ( Senior Director level / Director ).Location : Bengaluru / Hyderabad.About Omni Design Technologies.Omni Design Technologies is a leading provider of high-performance, ultra-low power IP cores...Show more
    Last updated: 5 days ago • Promoted
    Senior Director- Strategy and Growth

    Senior Director- Strategy and Growth

    Pine Labs • Greater Bengaluru Area, India
    Senior Director / EVP, Issuing Strategy and Growth.Pine Labs is a leading global commerce and financial technology company, headquartered in Singapore and operating across India, the Middle East, S...Show more
    Last updated: 5 days ago • Promoted
    COE Leader - DevOps

    COE Leader - DevOps

    NeerInfo Solutions • Greater Bengaluru Area, India
    Lead organization's DevOps transformation.Design and implementation of scalable, secure, and automated infrastructure and deployment pipelines across the enterprise. Drive Revenue generation in DevO...Show more
    Last updated: 1 day ago • Promoted
    Senior Analog Design Engineer

    Senior Analog Design Engineer

    Mulya Technologies • Greater Bengaluru Area, India
    Senior Analog / Mixed-Signal IC Design Engineer.US Based Start-up founded by Industry Veterans who have PhDs from MIT and Stanford. Location : Bangalore / Hyderabad.Senior Analog / Mixed-Signal Design En...Show more
    Last updated: 5 days ago • Promoted
    Senior UI Engineering Manager

    Senior UI Engineering Manager

    Flexera • Greater Bengaluru Area, India
    This role is an engineering role and.As the UI engineering manager for Flexera’s Engineering global UI team, you will be a leader that drives UI strategy and roadmap deliveries across the UI enviro...Show more
    Last updated: 5 days ago • Promoted
    Principal Analog Design Engineer ( Serdes )

    Principal Analog Design Engineer ( Serdes )

    Mulya Technologies • Greater Bengaluru Area, India
    Principal / Staff / Senior Analog / Mixed-Signal IC Design Engineer.About Omni Design Technologies.Omni Design Technologies is a leading provider of high-performance, ultra-low power IP cores, from 28...Show more
    Last updated: 5 days ago • Promoted
    SAP BW Senior Technical Lead

    SAP BW Senior Technical Lead

    Tech Mahindra • Greater Bengaluru Area, India
    Role : SAP BW Senior Technical Lead Consultant.Location : Bangalore (Mandatory).Joining date : Immediate Joiners Preferred. Experience in SAP BW on HANA, BW4HANA, SAC, SLT, Native HANA, support opera...Show more
    Last updated: 5 days ago • Promoted
    VLSI RTL Design Lead

    VLSI RTL Design Lead

    HCLTech • Greater Bengaluru Area, India
    Are you a seasoned RTL Design Engineer with a passion for pushing the boundaries of digital design? We are looking for a highly experienced and motivated individual to join our team and lead the de...Show more
    Last updated: 30+ days ago • Promoted